



#### Acknowledgement

- ◆ Main contents of CSC1104 Computer Organisation and Architecture are derived from:
  - Computer organization and architecture, Designing for performance. Author: William Stallings. Publisher: Pearson.

Acknowledgement to: Author and Publisher.

Computer organization and Design, The hardware/software interface. Authors: D. Patterson and J. Hennessy. Publisher: Morgan Kaufmann.

Acknowledgement to: Authors and Publisher.



#### **Lecture Contents**

- ◆Internal Memory:
  - Semiconductor Main Memory
  - Memory Organization
  - Error Correction Code (ECC)
- **◆**External Memory:
  - Solid State Drives (SSD)
  - Hard Disk Drive (HDD)

### **Internal Memory**



### Semiconductor Memory Types

| Memory Type                         | Category           | Erasure                   | Write<br>Mechanism | Volatility  |  |
|-------------------------------------|--------------------|---------------------------|--------------------|-------------|--|
| Random-access memory (RAM)          | Read-write memory  | Electrically, byte-level  | Electrically       | Volatile    |  |
| Read-only memory (ROM)              | Read-only          | Not possible              | Masks              |             |  |
| Programmable ROM (PROM)             | memory             | Not possible              |                    |             |  |
| Erasable PROM (EPROM)               |                    | UV light,<br>chip-level   |                    | Nonvolatile |  |
| Electrically Erasable PROM (EEPROM) | Read-mostly memory | Electrically, byte-level  | Electrically       |             |  |
| Flash memory                        |                    | Electrically, block-level |                    |             |  |

- ◆ Most common memory is random-access memory (RAM):
  - Supporting both read data from and write new data into rapidly.
  - Volatile. Data is lost if no power supply.



### Read-Only Memory (ROM) Programmable ROM (PROM)

- ◆ ROM: Can read data, not change or write new data.
- ◆ Non-volatile: No power required to maintain bit values in memory.
- ◆ PROM: a less expensive alternative of ROM.
  - ➤ Erasable programmable read-only memory (EPROM), Electrically erasable programmable read-only memory (EEPROM), Flash Memory.
- ◆ Flash Memory: Erase electrically. Can erase blocks of memory, but no byte-level erasure. Achieves high density.



# Semiconductor Main Memory

- Common properties of semiconductor memory:
  - > Exhibit two stable (or semi-stable) states, represent binary 1 and 0.
  - Capable of being written into, to set the state.
  - Capable of being read to sense the cell's state.
- ◆ 3 functional terminals of memory cell (Select, Control, Data in/Sense):





#### **Dynamic RAM (DRAM)**

- ◆ RAM divided into: *dynamic* (DRAM), *static* (SRAM).
- DRAM is made with cells to store data as charge on capacitors.
- ◆ Presence or absence of electric charges in a capacitor is interpreted as: binary '1' or '0'.
- ◆ <u>Refresh operation</u>: Capacitors have a natural tendency to discharge; DRAM requires periodic charges being *refreshed* to maintain data storage.
- ◆ That is why it is called *dynamic*, as opposed to the static storage in a SRAM cell. Address line







#### **SRAM** versus DRAM



- dc voltage Ground Bit line Bit line Address line
- ◆ Both are volatile: Power must be continuously supplied to preserve the bit values.
- ◆ DRAM (dynamic cell):
  - Simpler to build, smaller.
  - Denser (smaller cells = more cells per unit area)
  - Less expensive (only 1 transistor)
  - Requires refresh circuitry.
  - Used for main memory.
  - ◆ SRAM (static cell):
    - Faster.
    - More expensive. (contains 6 transistors)
    - Used for cache memory.



#### **Typical Organization of** A 16-Mibit DRAM

Computing Science

DRAMs require a refresh operation row by row. Each row must be refreshed periodically. Refresh counter steps through row values

RAS CAS WE OF Timing and control

 $\overline{RAS}$ : row address select

CAS: column address select

WE: write enable.

OE: output enable





## **DRAM Memory Cycle Time**

- ♦ Access time: time from  $\overline{RAS}$  pull low (address is presented to DRAM), to  $\overline{CAS}$  pull high (data is available for use): from  $t_1$  to  $t_2$
- ◆ Recharge time: recharge all DRAM cells before they can be accessed again: from t₂ to t₃
- ◆ Memory cycle time = access time + recharge time.





# **Example 3.1 – DRAM Memory Cycle Time**

- A DRAM read operation waveform is shown below. The *access time* is from  $t_1$  to  $t_2$ . The *recharge time* is from  $t_2$  to  $t_3$ .
  - a). What's the memory cycle time? What's the maximum data rate of this DRAM, assuming a 1-bit output?

b). What is data transfer rate if constructing a 32-bit memory system

using these cells in parallel?



#### **Solution:**

- (a) Memory cycle time = access time + recharge time = 60 ns + 40 ns = 100 ns. 1 bit data needs 100 ns, thus max data rate =  $1/(100 \times 10^{-9})$  = 10 Mb/s.
- b) 32-bit data need 32 such DRAM cells connecting in parallel. Thus 32 bits data needs 100 ns. The data rate =  $-32/(100 \times 10^{-9}) = 320 \text{ Mb/s} = 40 \text{ MB/s}.$



## **Example 3.2 – DRAM Refresh Time**

- ❖ A memory is built from 64 Ki×1 DRAM cells. According to data sheet, DRAM cell array is organized into 256 rows. Each row must be refreshed periodically at least once every 4 ms.
  - a). What is the time interval of successive refresh requests between every 2 rows?
  - b). How long a refresh address counter do we need?

#### **Solution:**

a) As there are 256 rows in total, all rows need be refreshed at least once in 4 ms. For row by row refreshing, the time interval of every 2 rows refreshing is:

4 ms / 256 = 4 \*  $10^{-3}$  / 256 = 15.625 \*  $10^{-6}$  second = 15.625 µs.

b) The refresh counter need to address each row one by one. For 256 rows, an 8 bits refresh counter is needed to generate 256 unique addresses, as  $2^8 = 256$ .



#### **Error Correction**

- ◆ Memory errors categorized as hard failures & soft errors.
- ◆ Hard Failure:
  - Permanent physical defect.
  - ➤ Memory cell or cells affected cannot reliably store data, become stuck at 0 or 1 or switch erratically between 0 and 1.
  - Harsh environmental abuse, Manufacturing defects, Wear.

#### ◆ Soft Error:

- Random, non-destructive event alters contents of one or more memory cells.
- No permanent damage to memory.
- Power supply problems, Alpha particles.



# **Error-Correcting Code** (ECC) Function

An error is detected. but cannot correct it. Report it.

#### Error signal Cannot correct the error, but report the error Corrected M bits data Data out MCode to correct error Corrector New K code **Data with** calculated New K = f(M)error M M New K = Data in M bits data M bit data + K bit code Old K? Memory Compare K K Old K code Old K is calculated No errors are detected. Old K = f(M)An error is detected, and possible to correct it.



1s, but not in circle B.

#### Hamming Code: Simplest **Error-Correcting Code**

detected

- ◆ Hamming code: for 4-bit words "1110" (M = 4), draw 3 intersecting circles, there are 7 compartments.
- 4 data bits are assigned to the inner compartments.



# Syndrome Word of Hamming Code

- For two K parity bits, a bit-by-bit comparison is done by taking **exclusive-OR** of these two. Result is called **syndrome word**. (x XOR  $y = \bar{x} \cdot y + x \cdot \bar{y}$ ).
  - If a bit of syndrome word = 0, no error.
  - If a bit of syndrome word = 1, with error.
- K-bit syndrome word can detect which bit with error in  $(0, 2^K 1)$ .
- ◆ To correct a single bit error in M data bits, number of K check bits are derived by:  $2^k 1 \ge M + K$ .
  - $\triangleright$  e.g., calculate No. of check bits K for an 8 data bits (M = 8):
  - $\rightarrow$  If K = 3:  $2^k 1 = 7$ ; M + K = 11, it means  $2^k 1 < M + K$ .
  - Fig. 12 If K = 4:  $2^k 1 = 15$ ; M + K = 12, it means  $2^k 1 ≥ M + K$ . Hence need K = 4 bits to check an error in 8-bit data.



## Example 3.3 – Length of School of Computing Science Hamming Code Check Bit

How many check bits are needed if Hamming error correction code is used to detect single bit errors in a 512-bit and a 1024-bit data word? What are the size overhead caused by the check bits?

#### **Solution:**

- For 512-bit data ( $2^9 = 512$ , and M = 512), if K = 9,  $2^k 1 = 511$ ; M + K = 512 + 9 = 521, means  $2^k 1 < M + K$ .  $\times$  if K = 10,  $2^k 1 = 1023$ ; M + K = 512 + 10 = 522, means  $2^k 1 \ge M + K$ . Hence, K = 10, need 10 check bits to check errors in 512-bit data.
- For 1024-bit data ( $2^{10} = 1024$ , and M = 1024), if K = 10,  $2^k 1 = 1023$ ; M + K = 1024 + 10 = 1034, it means  $2^k 1 < M + K$ . if K = 11,  $2^K 1 = 2047$ ; M + K = 1024 + 11 = 1035, it means  $2^k 1 \ge M + K$ . Hence, K = 11, need 11 check bits to check errors in 1024-bit data.
- For 512-bit data, overhead is (512 + 10) / 512 100% = 1.95%.
- For 1024-bit data, overhead is (1024 + 11) / 1024 100% = 1.07%.



## Layout of Data Bits and Check Bits

| Bit<br>position    | 12   | 11   | 10   | 9    | $2^3_8$ | 7    | 6    | 5    | 2 <sup>2</sup> <sub>4</sub> | 3    | <b>2</b> <sup>1</sup> <sub>2</sub> | <b>2</b> <sup>0</sup> 1 |
|--------------------|------|------|------|------|---------|------|------|------|-----------------------------|------|------------------------------------|-------------------------|
| Position<br>number | 1100 | 1011 | 1010 | 1001 | 1000    | 0111 | 0110 | 0101 | 0100                        | 0011 | 0010                               | 0001                    |
| Data bit           | D8   | D7   | D6   | D5   |         | D4   | D3   | D2   |                             | D1   |                                    |                         |
| Check bit          |      |      |      |      | C8      |      |      |      | C4                          |      | C2                                 | C1                      |
|                    |      |      |      |      |         |      |      |      |                             |      |                                    |                         |

- Check bits are at position No. as powers of 2:  $\frac{2^0}{(C1)}$ ,  $\frac{2^1}{(C2)}$ ,  $\frac{2^2}{(C4)}$ ,  $\frac{2^3}{(C8)}$ .
- ◆ Each check bit covers on data bits whose position number contains a 1 in the same bit position as check bit.
  - Arr C1 checks data with a 1 at the least significant bit: 0011 (3), 0101 (5), 0111 (7), 1001 (9), 1011 (11). Thus, C1 = D1 $\oplus$ D2 $\oplus$ D4 $\oplus$ D5 $\oplus$ D7.
  - Arr C2 checks data with a 1 at the 2<sup>nd</sup> least significant bit: 0011 (3), 0110 (6), 0111 (7), 1010 (10), 1011 (11). Thus, C2 = D1 $\oplus$ D3 $\oplus$ D4 $\oplus$ D6 $\oplus$ D7.
  - Arr C4 checks data with a 1 at the 2<sup>nd</sup> most significant bit: 0101 (5), 0110 (6), 0111 (7), 1100 (12). Thus, C4 = D2 $\oplus$ D3 $\oplus$ D4 $\oplus$ D8.
  - $\triangleright$  C8 checks data with a 1 at the most significant bit: 1001 (9), 1010 (10), 1011 (11), 1100 (12). Thus, C8 = D5 $\bigoplus$ D6 $\bigoplus$ D7 $\bigoplus$ D8.



## School of Computing Science Code Check for 8 Bit Data

An 8-bit data is "00111001", with data bit D1 in the rightmost position. Suppose now that data bit D3 sustains an error and is changed from 0 to 1. Illustrate Hamming code able to find such error.

#### Solution:

- Calculate check bits based on correct data "00111001."
- C1 = D1 $\oplus$ D2 $\oplus$ D4 $\oplus$ D5 $\oplus$ D7 = 1 $\oplus$ 0 $\oplus$ 1 $\oplus$ 1 $\oplus$ 0 = 1.
- C2 = D1⊕D3⊕D4⊕D6⊕D7 = 1⊕<mark>0</mark>⊕1⊕1⊕0 = 1.
- C4 = D2 $\bigoplus$ D3 $\bigoplus$ D4 $\bigoplus$ D8 = 0 $\bigoplus$ 0 $\bigoplus$ 1 $\bigoplus$ 0 = 1.
- $C8 = D5 \oplus D6 \oplus D7 \oplus D8 = 1 \oplus 1 \oplus 0 \oplus 0 = 0.$
- The data received with error is "00111101". Calculate the check bits are:
- $C'1 = D'1 \oplus D'2 \oplus D'4 \oplus D'5 \oplus D'7 = 1 \oplus 0 \oplus 1 \oplus 1 \oplus 0 = \underline{1}$ .
- $C'2 = D'1 \oplus D'3 \oplus D'4 \oplus D'6 \oplus D'7 = 1 \oplus 1 \oplus 1 \oplus 1 \oplus 0 = 0.$
- $C'4 = D'2 \oplus D'3 \oplus D'4 \oplus D'8 = 0 \oplus 1 \oplus 1 \oplus 0 = 0.$
- $C'8 = D'5 \oplus D'6 \oplus D'7 \oplus D'8 = 1 \oplus 1 \oplus 0 \oplus 0 = 0.$
- $C''8 = C8 \oplus C'8 = 0$ .  $C''4 = C4 \oplus C'4 = 1$ .  $C''2 = C2 \oplus C'2 = 1$ .  $C''1 = C1 \oplus C'1 = 0$ .
- Thus the *syndrome word* indicates the position number as "0110" in error, meaning D3.



### School of Computing Science

### Illustration for Single-Error-Correcting (SEC) Code

| Bit<br>position       | 12   | 11   | 10   | 9    | 8                     | 7    | 6          | 5    | 4                     | 3    | 2                     | 1                     |
|-----------------------|------|------|------|------|-----------------------|------|------------|------|-----------------------|------|-----------------------|-----------------------|
| Position<br>number    | 1100 | 1011 | 1010 | 1001 | 1000                  | 0111 | 0110       | 0101 | 0100                  | 0011 | 0010                  | 0001                  |
| Data bit              | D8   | D7   | D6   | D5   | <b>2</b> <sup>3</sup> | D4   | D3         | D2   | <b>2</b> <sup>2</sup> | D1   | <b>2</b> <sup>1</sup> | <b>2</b> <sup>0</sup> |
| Check<br>bit          |      |      |      |      | C8                    |      |            |      | C4                    |      | C2                    | C1                    |
| Word<br>stored<br>as  | 0    | 0    | 1    | 1    | 0                     | 1    | 0<br>Error | 0    | 1                     | 1    | 1                     | 1_                    |
| Word<br>fetched<br>as | 0    | 0    | 1    | 1    | 0                     | 1    | 1          | 0    | 1                     | 1    | 1                     | 1                     |
| Position<br>Number    | 1100 | 1011 | 1010 | 1001 | 1000                  | 0111 | 0110       | 0101 | 0100                  | 0011 | 0010                  | 0001                  |
| Check<br>Bit          |      |      |      |      | 0                     |      |            |      | 0                     |      | 0                     | 1                     |

- $C''8 = C8 \oplus C'8 = 0$ .  $C''4 = C4 \oplus C'4 = 1$ .  $C''2 = C2 \oplus C'2 = 1$ .  $C''1 = C1 \oplus C'1 = 0$ .
- Thus, the syndrome word indicates the position number as 0110 in error, meaning D3.



#### Single-Error-Correcting, Double-Error-Detecting (SEC-DED) Code

- ◆ A single-error-correcting (SEC) code can correct a single error.
- More commonly, semiconductor memory is equipped with a singleerror-correcting, double-error-detecting (SEC-DED) code.
- ◆ SEC-DED codes require an additional bit compared with SEC codes.

|           | Single-Erro | r Correction | Single-Error Correction/<br>Double-Error Detection |            |  |  |  |
|-----------|-------------|--------------|----------------------------------------------------|------------|--|--|--|
| Data Bits | Check Bits  | % Increase   | <b>Check Bits</b>                                  | % Increase |  |  |  |
| 8         | 4           | 50.0         | 5                                                  | 62.5       |  |  |  |
| 16        | 5           | 31.25        | 6                                                  | 37.5       |  |  |  |
| 32        | 6           | 18.75        | 7                                                  | 21.875     |  |  |  |
| 64        | 7           | 10.94        | 8                                                  | 12.5       |  |  |  |
| 128       | 8           | 6.25         | 9                                                  | 7.03       |  |  |  |
| 256       | 9           | 3.52         | 10                                                 | 3.91 22    |  |  |  |



School of Computing Science

## Hamming SEC-DED Code

• 4 data bits "0110" (M=4) are assigned to the inner compartments





#### **SEC-DED Code**

- ◆ An error-correcting code enhances the reliability of the memory at the cost of added complexity.
- ◆ With a 1-bit-per-chip organization, an SEC-DED code is generally considered adequate.
- ◆ e.g., using an 8-bit SEC-DED code for each 64 bits of data in main memory. Thus, the size of main memory becomes about 12% larger (overhead): (64+8) / 64 \* 100% 100% = 12.5%.
- ◆ Using a 7-bit SEC-DED for each 32 bits of memory, for a 22% overhead: (32+7) / 32 \* 100% 100% = 21.9%.



# Synchronous DRAM (SDRAM)

◆ SDRAM and DDR-SDRAM: currently dominate market.



- Unlike asynchronous DRAM, SDRAM exchanges data with CPU synchronized to a clock signal.
- ◆ Run at full speed of data bus without wait states.
- With synchronous access, SDRAM moves data in and out under control of system clock.
- ◆ CPU gives instruction and address, which is latched by SDRAM. SDRAM then responds after a set number of clock cycles (latency).



### School of

### **Example Waveforms of** Computing Science Synchronous DRAM (SDRAM)

#### Synchronous DRAM Waveform (with Clock)





## **Example Waveform of SDRAM**

- ◆ SDRAM uses a burst mode to eliminate address setup time; row and column line pre-charge time after the first access.
- ◆ In burst mode, a series of data can be clocked out rapidly once the 1<sup>st</sup> data has been accessed. (Burst length: 1, 2, 4, 8, full page.)
- ◆ SDRAM performs best when transferring large blocks of data sequentially, such as video and audio files.





# Double Data-Rate SDRAM (DDR DRAM)

◆ DDR DRAM: data transfer is synchronized to both rising and falling edge of the clock, rather than just the rising edge. This doubles the data rate.



### **External Memory**



# Solid State Drives (SSD)

- ◆ SSD is a memory device made by semiconductors electronic circuitry, replacement to a hard disk drive.
- ◆ SSDs v.s. HDDs:
  - High-performance input/output operations per second.
  - Durability: Less susceptible to physical shock and vibration.
  - Longer lifespan: SSDs are not susceptible to mechanical wear.
  - Lower power consumption: use considerably less power.
  - Quieter and cooler: Less dimension, lower energy costs.
  - Lower access times and latency rates: Over 10 times faster than spinning disks in an HDD. SSD VS HDD
  - But HDD is cheaper per GB, and larger storage capacity.



## Practical Issues of SSD

- 1) Performance has a tendency to slow down along usages.
  - Flash memory accessed in blocks, a typical block size 512 KB.
  - Become fragmented over time, pages scattered over multiple blocks.
  - The more space occupied, the more fragmentation. Writing of a new file into multiple blocks becomes slower.
- 2) SSD becomes unusable after a typical number of 100,000 writes as lifetime of flash cell.
  - Most flash devices can estimate their own remaining lifetimes, can anticipate failure and take preemptive action.



#### **Magnetic Disk**



- A disk is a circular platter constructed of nonmagnetic substrate, coated with a magnetizable material.
- Organization of data on platter surface is in a concentric set of rings, called *tracks*.
- ◆ Thousands of **tracks** per surface.
- ◆ Hundreds of **sectors** per **track**, with size of <u>512 bytes per sector</u>.
- ◆ Adjacent tracks separated by intertrack gaps. Adjacent sectors separated by intersector gaps.





# Nonvolatile RAM within the Memory Hierarchy



per bit,

or density

increasing capacity

- ◆ SRAM: Rapid access time, but the most expensive and least bit density. Suitable to cache memory.
- ◆ DRAM: Cheaper, denser, and slower than SRAM, Suitable to off-chip main memory.
- ◆ Flash Memory and SSD.
- Hard disk: very high bit density, very low cost per bit, with relatively slow access times. Suitable to external storage.



#### **Next Lecture**

Lecture 4: Input/Output and Operating System